DocumentCode :
1110606
Title :
Error-Control Techniques for Logic Processors
Author :
Pradhan, Dhiraj K. ; Reddy, Sudhakar M.
Author_Institution :
Department of Electrical Engineering, University of Iowa
Issue :
12
fYear :
1972
Firstpage :
1331
Lastpage :
1336
Abstract :
A new error-control technique for logic processors is given. The proposed technique uses Reed-Muller codes (RMC´s). The design scheme given has better efficiency than the schemes proposed earlier. The improved efficiency is obtained by relaxing a basic assumption originally made by Elias. Furthermore, it is shown that the efficiency of the proposed scheme asymptotically approaches the maximum efficiency achievable by a practical though restricted class of error-control schemes. Reliability of the proposed scheme is studied.
Keywords :
Error control, expurgated codes, Hamming code decoder, logic processors, modulo-2 sum of products form, Reed-Muller codes.; Cities and towns; Computer errors; Decoding; Error correction; Linear code; Logic; Vectors; Error control, expurgated codes, Hamming code decoder, logic processors, modulo-2 sum of products form, Reed-Muller codes.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/T-C.1972.223504
Filename :
1672097
Link To Document :
بازگشت