Title :
Optimal Dual-
Design in Sub-100-nm PD/SOI and Double-Gate Technologies
Author :
Bansal, Aditya ; Kim, Jae-Joon ; Kim, Keunwoo ; Mukhopadhyay, Saibal ; Chuang, Ching-Te ; Roy, Kaushik
Author_Institution :
IBM, Yorktown Heights
fDate :
5/1/2008 12:00:00 AM
Abstract :
Dual-threshold-voltage (VT) CMOS is an effective way to reduce leakage power in high-performance very-large-scale-integration circuits. In this paper, we explore the technology design space for dual-threshold-voltage transistor design in deep-sub-100-nm technology nodes. We propose a technique of achieving high-VT (HVT) devices using thicker gate-sidewall offset spacers to increase the channel length without increasing the printed-gate length. The effectiveness of all the dual-VT technology options-increasing channel doping, increasing gate length, and proposed technique of increasing spacer thickness-is analyzed at transistor and basic logic gate level. Results on 65-nm partially depleted silicon-on-insulator and double-gate technologies indicate that the proposed technique yields lower dynamic power consumption and lower performance penalty compared with longer gate length and high body-doping devices. Our proposed technique, however, incurs extra fabrication mask similar to achieving HVT by increasing body doping.
Keywords :
CMOS integrated circuits; VLSI; integrated circuit design; logic gates; silicon-on-insulator; PD/SOI technologies; double-gate technologies; dual-threshold-voltage CMOS; dual-threshold-voltage transistor design; gate-sidewall offset spacers; high-performance very-large-scale-integration circuits; increasing channel doping; increasing gate length; increasing spacer thickness; logic gate; optimal dual-design; technology design space; CMOS technology; Circuits; Doping; Energy consumption; Fabrication; Logic devices; Logic gates; Silicon on insulator technology; Space technology; Very large scale integration; Double-gate; gate sidewall spacer; silicon-on-insulator (SOI); threshold-voltage;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2008.918426