• DocumentCode
    1111888
  • Title

    Asymmetrical characteristics in LDD and minimum-overlap MOSFET´s

  • Author

    Chan, T.Y. ; Wu, A.T. ; Ko, P.K. ; Hu, Chenming ; Razouk, Reda R.

  • Author_Institution
    University of California at Berkeley
  • Volume
    7
  • Issue
    1
  • fYear
    1986
  • fDate
    1/1/1986 12:00:00 AM
  • Firstpage
    16
  • Lastpage
    19
  • Abstract
    An asymmetrical drain, substrate, and gate current phenomenon with respect to drain-source reversal in short-channel lightly doped-drain (LDD) and minimum-overlap MOSFET has been observed. By controlled device fabrication splits, it is confirmed that these asymmetrical device characteristics are caused by the 7° off-axis drain-source implant which creates different degrees of offset between the gate edge and the source-drain junctions. The offset degrades the I-V characteristics. Substrate and gate current asymmetries are studied by analyzing the channel electrical field using two-dimensional device simulations. High-channel field at the source end is proposed to explain the second hump in the double-humped substrate current characteristic and the strong gate current injection when the devices are operated with the nonoverlap side as the source. One way to avoid the shadowing effect at ion implantation is to etch the poly-gate side wall to a small positive level angle.
  • Keywords
    Analytical models; Degradation; Etching; Fabrication; Implants; Ion implantation; MOSFET circuits; Shadow mapping; Very large scale integration; Voltage;
  • fLanguage
    English
  • Journal_Title
    Electron Device Letters, IEEE
  • Publisher
    ieee
  • ISSN
    0741-3106
  • Type

    jour

  • DOI
    10.1109/EDL.1986.26277
  • Filename
    1486100