Title :
A MOS Transistor with self-aligned polysilicon source—drain
Author :
Huang, Tiao-Yuan ; Wu, I-Wei ; Chen, John Y.
Author_Institution :
Xerox Palo Alto Research Center, Palo Alto, CA
fDate :
5/1/1986 12:00:00 AM
Abstract :
A new MOS transistor with self-aligned polysilicon source-drain (SAPSD) is demonstrated. Using a thin implant-doped polysilicon layer above the active channel region, a shallow source-drain junction with negligible leakage is realized. A novel lightly doped-drain (LDD) structure is also incorporated by diffusing dopants from the n+ polysilicon source-drain layer into the silicon substrate, forming the n- region. During the gate oxidation, a sidewall spacer is simultaneously formed by the oxidation of polysilicon source-drain sidewalls. The transistor layout area is saved by bringing the source-drain contacts onto the field oxide region. Experimental results of the new structure are presented.
Keywords :
Buildings; Etching; Fabrication; Implants; MOSFET circuits; Oxidation; Rapid thermal annealing; Silicon; Transistors; Very large scale integration;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/EDL.1986.26385