DocumentCode :
1113506
Title :
An experimental study on substrate coupling in bipolar/BiCMOS technologies
Author :
Pfost, Martin ; Brenner, Pietro ; Huttner, Thomas ; Romanyuk, Andriy
Author_Institution :
Infineon Technol. AG, Munich, Germany
Volume :
39
Issue :
10
fYear :
2004
Firstpage :
1755
Lastpage :
1763
Abstract :
The parasitic influence of the substrate can lead to a significant performance degradation of advanced high-speed and RF circuits. Hence, a careful circuit layout is necessary, and shielding measures such as guard rings must usually be applied. However, this might not be sufficient for high-performance circuits. Moreover, such measures often lead to an increased chip size. Therefore, not only the layout but also the technology itself should be optimized to suppress substrate coupling as much as possible. In this work, different technology-related options such as high-resistivity and SOI substrates, transistor isolation techniques, and shielding methods are investigated. Their influence on substrate coupling is determined up to 50 GHz by measurements of special test structures. The observed behavior is thoroughly explained so that guidelines for technology development and circuit design can be derived. This paper focuses primarily on RF and high-speed ICs fabricated in advanced bipolar or BiCMOS technologies using p- substrates, although the results apply also to (RF-)CMOS circuits with such substrate materials.
Keywords :
BiCMOS integrated circuits; bipolar integrated circuits; coupled circuits; high-speed integrated circuits; integrated circuit layout; isolation technology; radiofrequency integrated circuits; substrates; 50 GHz; BiCMOS technology optimization; RF IC fabrication; RF-CMOS circuits; SOI substrates; bipolar technologies; circuit design; circuit layout; crosstalk reduction; high-resistivity substrates; high-speed IC fabrication; p- substrates; shielding methods; substrate coupling; substrate crosstalk; substrate materials; transistor isolation techniques; BiCMOS integrated circuits; Circuit synthesis; Circuit testing; Coupling circuits; Degradation; Guidelines; Isolation technology; Radio frequency; Semiconductor device measurement; Size measurement; BiCMOS technology optimization; crosstalk reduction; shielding; substrate coupling; substrate crosstalk;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2004.833762
Filename :
1337007
Link To Document :
بازگشت