Title :
Design Technique of Fail-Safe Sequential Circuits Using Flip-Flops For Internal Memory
Author :
Tohma, Yoshihiro
Author_Institution :
Department of Electronics, Tokyo Institute of Technology
Abstract :
A method for the realization of fail-safe sequential circuits is presented where flip-flops are employed for representing the internal states. First, such a design technique where the circuit will be trapped in an erroneous state into which it is transferred by a fault is shown. Further, the condition for assuring that the circuit will be dropped into the particular (predetermined) final state when a fault exists is described. Finally, some extensions of the technique are attempted.
Keywords :
Fail-safe, fault, flip-flop, reliable system, sequential circuit.; Circuit faults; Counting circuits; Delay; Digital systems; Flip-flops; Laboratories; Sequential circuits; Fail-safe, fault, flip-flop, reliable system, sequential circuit.;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/T-C.1974.223822