Title :
A Highly Digital MDLL-Based Clock Multiplier That Leverages a Self-Scrambling Time-to-Digital Converter to Achieve Subpicosecond Jitter Performance
Author :
Helal, Belal M. ; Straayer, Matthew Z. ; Wei, Gu-Yeon ; Perrott, Michael H.
Author_Institution :
Massachusetts Inst. of Technol., Cambridge
fDate :
4/1/2008 12:00:00 AM
Abstract :
This paper presents a mostly digital multiplying delay-locked loop (MDLL) architecture that leverages a new time-to-digital converter (TDC) and a correlated double-sampling technique to achieve subpicosecond jitter performance. The key benefit of the proposed structure is that it provides a highly digital technique to reduce deterministic jitter in the MDLL output with low sensitivity to mismatch and offset in the associated tuning circuits. The TDC structure, which is based on a gated ring oscillator (GRO), is expected to benefit other PLL/DLL applications as well due to the fact that it scrambles and first-order noise shapes its associated quantization noise. Measured results are presented of a custom MDLL prototype that multiplies a 50 MHz reference frequency to 1.6 GHz with 928 fs rms jitter performance. The prototype consists of two 0.13 mum integrated circuits, which have a combined active area of 0.06 mm2 and a combined core power of 5.1 mW, in addition to an FPGA board, a discrete DAC, and a simple RC filter.
Keywords :
RC circuits; active filters; clocks; field programmable gate arrays; multiplying circuits; oscillators; timing jitter; FPGA board; MDLL; RC filter; clock multiplier; discrete DAC; double sampling technique; frequency 1.6 GHz; frequency 50 MHz; gated ring oscillator; multiplying delay locked loop; power 5.1 mW; self scrambling; size 0.13 mum; subpicosecond jitter; time 928 fs; time to digital converter; Circuit optimization; Clocks; Delay; Integrated circuit noise; Jitter; Multi-stage noise shaping; Phase locked loops; Prototypes; Ring oscillators; Shape; Correlated double sampling; correlation; deterministic jitter; first-order noise shaping; gated ring oscillator (GRO); multiplying delay-locked loop (MDLL); reference spur; scrambling; time-to-digital converter (TDC);
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2008.917372