• DocumentCode
    1114036
  • Title

    A 45 nm 2-port 8T-SRAM Using Hierarchical Replica Bitline Technique With Immunity From Simultaneous R/W Access Issues

  • Author

    Ishikura, Satoshi ; Kurumada, Marefusa ; Terano, Toshio ; Yamagami, Yoshinobu ; Kotani, Naoki ; Satomi, Katsuji ; Nii, Koji ; Yabuuchi, Makoto ; Tsukamoto, Yasumasa ; Ohbayashi, Shigeki ; Oashi, Toshiyuki ; Makino, Hiroshi ; Shinohara, Hirofumi ; Akamatsu

  • Author_Institution
    Matsushita Electr. Ind. Co., Ltd., Kyoto
  • Volume
    43
  • Issue
    4
  • fYear
    2008
  • fDate
    4/1/2008 12:00:00 AM
  • Firstpage
    938
  • Lastpage
    945
  • Abstract
    We propose a new 2-port SRAM with a single read bit line (SRBL) eight transistors (8 T) memory cell for a 45 nm system-on-a-chip (SoC). Access time tends to be slower as a fabrication is scaled down because of threshold voltage (Vt) random variations. A divided read bit line scheme with shared local amplifier (DBSA) realizes fast access time without increasing area penalty. We also show an additional important issue of a simultaneous read and write (R/W) access at the same row by using DBSA with the SRBL-8T cell. A rise of the storage node causes misreading. A read end detecting replica circuit (RER) and a local read bit line dummy capacitance (LDC) are introduced to solve this issue. A 128 bit lines - 512 word lines 64 kb 2-port SRAM macro using these schemes was fabricated by a 45 nm bulk CMOS low-standby-power (LSTP) CMOS process technology [1]. The memory cell size is 0.597 mum2. This 2-port SRAM macro achieves 7 times faster access time without misreading.
  • Keywords
    CMOS digital integrated circuits; SRAM chips; amplifiers; system-on-chip; transistors; CMOS process technology; SRAM; SoC; divided read bit line scheme; hierarchical replica bitline technique; local read bit line dummy capacitance; read and write access; read end detecting replica circuit; shared local amplifier; simultaneous R-W access issues; size 45 nm; system-on-a-chip; threshold voltage; transistors memory cell; CMOS process; CMOS technology; Circuits; Degradation; Fabrication; High K dielectric materials; Large scale integration; Random access memory; System-on-a-chip; Threshold voltage; 2-port SRAM; 8T cell; Hierarchical bit line; misread; simultaneous read/write access; single bit line;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2008.917568
  • Filename
    4476491