DocumentCode :
1115711
Title :
Capacitance coefficients for VLSI multilevel metallization lines
Author :
Ning, Zhen-Qiu ; Dewilde, Patrick M. ; Neerhoff, Fred L.
Author_Institution :
Delft University of Technology, Delft, The Netherlands
Volume :
34
Issue :
3
fYear :
1987
fDate :
3/1/1987 12:00:00 AM
Firstpage :
644
Lastpage :
649
Abstract :
The problem of reducing the complexity of parasitic capacitance evaluation of interconnection lines in a multilevel stratified dielectric medium (a good approximation for VLSI) is considered. We start out with a review of the Green´s function method for the Si-SiO2composite and its derivation via the Fourier integral approach. Next, a piecewise linear finite-element technique is proposed to solve the integral equations that relate charges to potentials and lead to the desired capacitance matrix. We show by example that the proposed method is both less complex than methods based on piecewise constant surface charge distributions and equally accurate. This supports the accuracy and usefulness of the technique for IC design.
Keywords :
Boundary conditions; Circuits; Conductors; Dielectrics; Integral equations; Metallization; Parasitic capacitance; Region 1; Region 2; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1987.22975
Filename :
1486686
Link To Document :
بازگشت