Abstract :
This paper presents a perfect dynamic optically reconfigurable gate array (DORGA) architecture emulation using a holographic memory and a conventional ORGA-VLSI. In ORGAs, although a large virtual gate count can be realized by exploiting the large-capacity storage capability of a holographic memory, the actual gate count, which is the gate count of a programmable gate array VLSI, is important to increase the instantaneous performance. Nevertheless, in previously proposed ORGA-VLSIs, the static configuration memory to store a single configuration context consumed a large implementation area of the ORGA-VLSIs and prevented the realization of large-gate-count ORGA-VLSIs. Therefore, a DORGA architecture has been proposed in order to increase the gate density. It uses the junction capacitance of photodiodes as dynamic memory, thereby obviating the static configuration memory. However, to date, demonstration of a perfect optically reconfigurable architecture for DORGA-VLSIs has never been presented. Therefore, in this study, the DORGA architecture was perfectly emulated, and the performance, particularly the reconfiguration context retention time, was measured experimentally. The advantages of this architecture are discussed in relation to the results.
Keywords :
VLSI; field programmable gate arrays; holographic storage; optical logic; photodiodes; reconfigurable architectures; DORGA; ORGA-VLSI; dynamic memory; dynamic optically reconfigurable gate array; holographic memory; junction capacitance; photodiodes; programmable gate array; reconfiguration context retention time; static configuration memory; Capacitance; Emulation; Holographic optical components; Holography; Optical arrays; Particle measurements; Photodiodes; Reconfigurable architectures; Time measurement; Very large scale integration; Field-programmable gate arrays (FPGAs); holographic memories; optical data processing; programmable logic devices; semiconductor laser arrays;