Title :
Domain Wall Coupling-Based STT-MRAM for On-Chip Cache Applications
Author :
Yeongkyo Seo ; Xuanyao Fong ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
This paper proposes a domain-wall-coupling-based magnetic device for high-speed and robust on-chip cache applications. The read and write current paths are magnetically coupled and electrically isolated, which significantly improves the reliability of the read and write operations. Our proposed device makes use of fast and energy-efficient domain wall motion for write operation. A complementary polarizer structure is used to achieve low-power, high-speed, and high-sensing margin read operations. A device-to-circuits simulation framework was also developed to evaluate our proposed multiterminal domain-wall-coupling-based spin-transfer torque (DWCSTT) magnetic random access memory (MRAM) cell. Compared with the conventional 1T-1MTJ STT-MRAM bit cell, the proposed DWCSTT bit cell achieves > 3.5× improvement in write power under iso-area and iso-write margin conditions, and 3× better sensing margin with low read power consumption and higher read disturb margin.
Keywords :
MRAM devices; cache storage; circuit simulation; integrated circuit reliability; low-power electronics; magnetoelectronics; 1T-1MTJ STT-MRAM bit cell; DWCSTT bit cell; complementary polarizer structure; device-to-circuits simulation framework; domain wall coupling-based STT-MRAM; domain-wall-coupling-based magnetic device; energy-efficient domain wall motion; high-sensing margin read operations; high-speed margin read operations; high-speed on-chip cache; higher read disturb margin; iso-area margin conditions; iso-write margin conditions; low read power consumption; low-power margin read operations; magnetic random access memory cell; multiterminal domain-wall-coupling-based spin-transfer torque; read-write current paths; reliability; robust on-chip cache; Magnetic domain walls; Magnetic domains; Magnetic tunneling; Magnetization; Resistance; Switches; Transistors; Complementary polarizer; magnetic domain walls; multiterminal spin-transfer torque magnetic random access memory (STT-MRAM); on-chip memory; oxidized magnetic coupling layer; oxidized magnetic coupling layer.;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2014.2377751