DocumentCode :
1116920
Title :
A new soft-error-immune DRAM cell using a stacked CMOS structure
Author :
Terada, Kazuo ; Kurosawa, Susumu ; Takeshima, Toshio
Author_Institution :
NEC Corporation, Kanagawa, Japan
Volume :
34
Issue :
6
fYear :
1987
fDate :
6/1/1987 12:00:00 AM
Firstpage :
1368
Lastpage :
1372
Abstract :
A new VLSI memory cell is proposed that offers high immunity to alpha-particle-induced soft errors and a cell area comparable to a one-transistor memory cell. This memory cell consists of a pair of complementary MOSFET´s and one capacitor. The PMOSFET is formed in an SOI film over the NMOSFET. Since both storage capacitor nodes are kept electrically floating in retention periods and one storage capacitor node is formed in a thin SOI film, an alpha-particle hit does not destroy the stored charge of this memory cell. It is sufficient for an SOI-PMOSFET to provide only three orders of magnitude ON/OFF current ratio. Experimental memory cells were fabricated using polysilicon film as an SOI film. Measuring them confirmed the main effectiveness of this memory cell.
Keywords :
Capacitors; Equivalent circuits; Helium; Leakage current; MOSFET circuits; Random access memory; Substrates; Very large scale integration; Voltage; Writing;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1987.23093
Filename :
1486804
Link To Document :
بازگشت