DocumentCode :
1118632
Title :
A Layout-Aware Analysis of Networks-on-Chip and Traditional Interconnects for MPSoCs
Author :
Angiolini, Federico ; Meloni, Paolo ; Carta, Salvatore M. ; Raffo, Luigi ; Benini, Luca
Author_Institution :
Dept. of Electron. & Comput. Sci., Bologna Univ.
Volume :
26
Issue :
3
fYear :
2007
fDate :
3/1/2007 12:00:00 AM
Firstpage :
421
Lastpage :
434
Abstract :
The ever-shrinking lithographic technologies available to chip designers enable performance and functionality breakthroughs; yet, they bring new hard problems. For example, multiprocessor systems-on-chip featuring several processing elements can be conceived, but efficiently interconnecting them while keeping the design complexity manageable is a challenge. Traditional buses are easy to deploy, but cannot provide enough bandwidth for such complex systems. A departure from legacy architectures is therefore called for. One radical path is represented by packet-switching networks-on-chip, whereas a more conservative approach interleaves bandwidth-rich components (e.g., crossbars) within the preexisting fabrics. This paper is aimed at analyzing the strengths and weaknesses of these alternative approaches by performing a thorough analysis based on actual chip floorplans after the interconnection place&route stages and after a clock tree has been distributed across the layout. Performance, area, and power results will be discussed while keeping an eye on the scalability prospects in future technology nodes
Keywords :
clocks; integrated circuit interconnections; integrated circuit layout; multiprocessing systems; network analysis; network topology; network-on-chip; system buses; chip design; chip floorplans; clock tree; complex systems; interconnects; layout aware analysis; lithographic technology; multiprocessor systems-on-chip; packet switching networks-on-chip; Bandwidth; Delay; Energy consumption; Fabrics; Network-on-a-chip; Performance analysis; Power system interconnection; Scalability; Switches; Wide area networks; Floorplan; interconnection systems; networks-on-chip (NoCs); power consumption; scalability; synthesis flow;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2006.888287
Filename :
4100745
Link To Document :
بازگشت