Title :
Computing the Soft Error Rate of a Combinational Logic Circuit Using Parameterized Descriptors
Author :
Rao, Rajeev R. ; Chopra, Kaviraj ; Blaauw, David T. ; Sylvester, M.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI
fDate :
3/1/2007 12:00:00 AM
Abstract :
Soft errors have emerged as an important reliability challenge for nanoscale very large scale integration designs. In this paper, we present a fast and efficient soft error rate (SER) analysis methodology for combinational circuits. We first present a novel parametric waveform model based on the Weibull function to represent particle strikes at individual nodes in the circuit. We then describe the construction of the descriptor object that efficiently captures the correlation between the transient waveforms and their associated rate distribution functions. The proposed algorithm consists of operations to inject, propagate, and merge these descriptors while traversing forward along the gates in a circuit. The parameterized waveforms enable an efficient static approach to calculate the SER of a circuit. We exercise the proposed approach on a wide variety of combinational circuits and observe that our algorithm has linear runtime with the size of the circuit. The runtimes for soft error estimation were observed to be in the order of about 1 s, compared to several minutes or even hours for previously proposed methods
Keywords :
VLSI; Weibull distribution; combinational circuits; error analysis; integrated circuit reliability; nanotechnology; Weibull function; combinational logic circuit; nanoscale very large scale integration designs; parametric waveform model; soft error rate analysis methodology; transient propagation; Combinational circuits; Error analysis; Integrated circuit technology; Latches; Logic arrays; Logic circuits; Logic devices; P-n junctions; Runtime; Transient analysis; Error analysis; estimation; simulation; transient propagation;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2007.891036