• DocumentCode
    1118901
  • Title

    Charge pump circuits: power consumption optimization - a summary

  • Author

    Palumbo, Gaetano ; Pappalardo, D. ; Gaibotti, M.

  • Volume
    4
  • Issue
    3
  • fYear
    2004
  • Firstpage
    26
  • Lastpage
    29
  • Abstract
    An optimized strategy for designing charge pumps with minimum power consumption is presented. The approach allows designers to define the number of stages that, for a given input, and an output voltage, maximize power efficiency. Capacitor value is then set to provide the current capability required. This approach was analytically developed and validated through simulations and experimental measurements on 0.35 μm EEPROM CMOS technology. This approach was then compared with one which minimized the silicon area and it was shown that only a small increase in area is needed to minimize power consumption.
  • Keywords
    CMOS memory circuits; EPROM; circuit optimisation; integrated circuit design; power consumption; 0.35 micron; EEPROM CMOS technology; capacitor value; charge pump circuits; current capability; power consumption optimization; power efficiency; Analytical models; CMOS technology; Capacitors; Charge pumps; Circuits; Design optimization; EPROM; Energy consumption; Silicon; Voltage;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems Magazine, IEEE
  • Publisher
    ieee
  • ISSN
    1531-636X
  • Type

    jour

  • DOI
    10.1109/MCAS.2004.1337808
  • Filename
    1337808