Title :
On Dealing With the Charge Trapped in Floating- Gate MOS (FGMOS) Transistors
Author :
Rodriguez-Villegas, Esther ; Jiménez, Mariano ; Carvajal, Ramon G.
Author_Institution :
Electr. & Electron. Eng. Dept, Imperial Coll., London
Abstract :
This brief presents for the first time exhaustive experimental results of the only technique that has proven potential on eliminating residual trapped charge in floating gates without requiring any extra-circuitry or post-fabrication processing of the chip. The brief starts with a brief review of different techniques that have been used in the past to deal with the charge (sometimes to erase it, sometimes to program it) together with a description of the one used in the devices presented here. The validity of the latter is demonstrated with data obtained from 100 different devices, 50 of which make use of the technique. The results open up new application avenues for FGMOS devices, mostly in the context of low-power and low-voltage designs in which the potential of the transistor had already be proven but its feasibility, due to the uncertainty of the trapped charged, was questionable
Keywords :
MOSFET; low-power electronics; FGMOS; capacitive circuits; charge accumulation; floating-gate MOS transistors; low-power electronics; residual trapped charge elimination; Circuit testing; EPROM; Electron traps; Fabrication; MOSFETs; Nonvolatile memory; PROM; Switches; Threshold voltage; Uncertainty; Capacitive circuits; FGMOS; charge accumulation; floating-gate (FG) transistor;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2006.886226