Title :
An analytic model of holding voltage for latch-up in epitaxial CMOS
Author :
Seitchik, Jerold A. ; Chatterjee, A. ; Yang, Ping
Author_Institution :
Texas Instruments, Inc., Dallas, TX
fDate :
4/1/1987 12:00:00 AM
Abstract :
For epitaxial CMOS in the latched state, the region between the anode and the cathode is conductivity modulated. In this case, the two-transistor model for the silicon-controlled rectifier (SCR) is not valid. However, a simplified analysis is possible because the well-substrate junction is obliterated by carriers. With this approach an analytic model is developed which can predict the holding voltage and its dependence on design parameters. The model is capable of predicting quantitatively the improvement in holding voltage with increased n+ -to-p+ spacing, thinner epi, substrate backbias, shallow trench, and silicided junctions and higher epi doping. The model explains a previously observed scaling law for the holding voltage.
Keywords :
Anodes; Cathodes; Conductivity; Predictive models; Rectifiers; Semiconductor device modeling; Semiconductor process modeling; Substrates; Thyristors; Voltage;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/EDL.1987.26586