DocumentCode :
1120355
Title :
An analytic model of holding voltage for latch-up in epitaxial CMOS
Author :
Seitchik, Jerold A. ; Chatterjee, A. ; Yang, Ping
Author_Institution :
Texas Instruments, Inc., Dallas, TX
Volume :
8
Issue :
4
fYear :
1987
fDate :
4/1/1987 12:00:00 AM
Firstpage :
157
Lastpage :
159
Abstract :
For epitaxial CMOS in the latched state, the region between the anode and the cathode is conductivity modulated. In this case, the two-transistor model for the silicon-controlled rectifier (SCR) is not valid. However, a simplified analysis is possible because the well-substrate junction is obliterated by carriers. With this approach an analytic model is developed which can predict the holding voltage and its dependence on design parameters. The model is capable of predicting quantitatively the improvement in holding voltage with increased n+ -to-p+ spacing, thinner epi, substrate backbias, shallow trench, and silicided junctions and higher epi doping. The model explains a previously observed scaling law for the holding voltage.
Keywords :
Anodes; Cathodes; Conductivity; Predictive models; Rectifiers; Semiconductor device modeling; Semiconductor process modeling; Substrates; Thyristors; Voltage;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1987.26586
Filename :
1487136
Link To Document :
بازگشت