Title :
Pattern Sensitive Placement Perturbation for Manufacturability
Author :
Hu, Shiyan ; Shah, Pratik ; Hu, Jiang
Author_Institution :
Dept. of Electr. & Comput. Eng., Michigan Technol. Univ., Houghton, MI, USA
fDate :
6/1/2010 12:00:00 AM
Abstract :
The gap between VLSI technology and fabrication technology leads to strong refractive effects in lithography. Consequently, it is a huge challenge to reliably print layout features on wafers. The quality and robustness of lithography directly depend on layout patterns. It becomes imperative to consider the manufacturability issue during layout design such that the burden of lithography process can be alleviated. In this paper, three algorithms, namely, cell flipping algorithm, single row optimization approach and multiple row optimization approach, are proposed to tune any existing cell placement to be lithography friendly. These algorithms are based on dynamic programming and graph theoretic approaches, and can provide different tradeoff between critical dimension (CD) variation reduction and wirelength increase. Using lithography simulations, our experimental results demonstrate that over 15% CD variation reduction can be obtained in post-OPC stage by the new approaches while only less than 1% additional wire is introduced.
Keywords :
VLSI; dynamic programming; graph theory; integrated circuit manufacture; lithography; VLSI technology; cell flipping algorithm; cell placement; critical dimension variation reduction; dynamic programming; graph theory; layout design; layout patterns; lithography; multiple row optimization approach; pattern sensitive placement perturbation; post-OPC stage; single row optimization approach; Boundary pattern; CD variation; manufacturability; physical design; placement;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2009.2017268