Title :
Multiprocessor Pyramid Architectures for Bottom-Up Image Analysis
Author :
Ahuja, Narendra ; Swamy, Sowmitri
Author_Institution :
Coordinated Science Laboratory, University of Illinois at Urbana-Champaign, Urbana, IL 61801.
fDate :
7/1/1984 12:00:00 AM
Abstract :
This paper describes three hierarchical organizations of small processors for bottom-up image analysis:pyramids, interleaved pyramids, and pyramid trees. Progressively lower levels in the hierarchies process image windows of decreasing size. Bottom-up analysis is made feasible by transmitting up the levels quadrant borders and border-related information that captures quadrant interaction of interest for a given computation. The operation of the pyramid is illustrated by examples of standard algorithms for interior-based computations (e.g., area) and border-based computations of local properties (e.g., perimeter). A connected component counting algorithm is outlined that illustrates the role of border-related information in representing quadrant interaction. Interleaved pyramids are obtained by sharing processors among several pyramids. They increase processor utilization and throughput rate at the cost of increased hardware. Trees of shallow interleaved pyramids, calld pyramid trees, are introduced to reduce the hardware requirements of large interleaved pyramids at the expense of increased processing time, without sacrificing processor utilization. The three organizations are compared with respect to several performance measures.
Keywords :
Computer architecture; Computer science; Costs; Hardware; Image analysis; Image decomposition; Image sequence analysis; Information analysis; Interleaved codes; Throughput; Divide-and-conquer; image analysis; image decomposition; interleaving; parallel processing; performance evaluation; pipelining; pyramid architectures;
Journal_Title :
Pattern Analysis and Machine Intelligence, IEEE Transactions on
DOI :
10.1109/TPAMI.1984.4767551