DocumentCode :
1121830
Title :
Planarization Process for Fabricating Multi-Layer Nb Integrated Circuits Incorporating Top Active Layer
Author :
Satoh, Tetsuro ; Hinode, Kenji ; Nagasawa, Shuichi ; Kitagawa, Yoshihiro ; Hidaka, Mutsuo ; Yoshikawa, Nobuyuki ; Akaike, Hiroyuki ; Fujimaki, Akira ; Takagi, Kazuyoshi ; Takagi, Naofumi
Author_Institution :
Supercond. Res. Lab., ISTEC, Tsukuba, Japan
Volume :
19
Issue :
3
fYear :
2009
fDate :
6/1/2009 12:00:00 AM
Firstpage :
167
Lastpage :
170
Abstract :
We have developed an advanced process for fabricating a next-generation multi-layer Nb integrated circuit structure incorporating a top active layer. In this structure, the passive-transmission-line (PTL) layer is placed between the top active layer and a DC-bias current layer at the bottom. This structure will make it possible to flexibly design active circuits and PTL wiring, and will also enable active circuits to be effectively shielded from magnetic fields generated by a large DC-bias current. Both the DC-bias current layer and the PTL layer are planarized; however, the top active layer is fabricated without planarization. To fabricate this new structure, it was necessary to achieve a better planarization process for junctions formed over underlying Nb patterns. The combined process we developed comprising additional SiO2 deposition and additional mechanical polishing after the standard Caldera planarization process results in superior planarization for junction formation. We obtained excellent characteristics of junctions formed over underlying pattern edges when they were fabricated on surfaces planarized using this new process. Using the process, we fabricated new 10-Nb-layer integrated circuit structures and estimated the characteristics of their circuit elements.
Keywords :
Josephson effect; integrated circuit design; multilayers; planarisation; polishing; transmission lines; DC-bias current layer; Josephson junction characteristics; Nb; SiO2; active circuit design; mechanical polishing; multilayer integrated circuits; passive-transmission-line layer; planarization process; standard Caldera planarization process; Integrated circuit fabrication; Josephson device fabrication; niobium; superconducting integrated circuits;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2009.2018188
Filename :
5153011
Link To Document :
بازگشت