• DocumentCode
    1122569
  • Title

    Design and Implementation and On-Chip High-Speed Test of SFQ Half-Precision Floating-Point Adders

  • Author

    Park, Heejoung ; Yamanashi, Yuki ; Taketomi, Kazuhiro ; Yoshikawa, Nobuyuki ; Tanaka, Masamitsu ; Obata, Koji ; Ito, Yuki ; Fujimaki, Akira ; Takagi, Naofumi ; Takagi, Kazuyoshi ; Nagasawa, Shuichi

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Yokohama Nat. Univ., Yokohama, Japan
  • Volume
    19
  • Issue
    3
  • fYear
    2009
  • fDate
    6/1/2009 12:00:00 AM
  • Firstpage
    634
  • Lastpage
    639
  • Abstract
    We are developing a large-scale reconfigurable data-path (LSRDP) based on single-flux-quantum (SFQ) circuits to establish a fundamental technology for future high-performance computing systems. In the LSRDP, an SFQ floating-point adder (FPA) is one of the main and most complicated circuit blocks. In this paper, we designed and implemented an SFQ half-precision FPA and carried out on-chip high-speed tests. The data format of the half-precision FPA obeys the IEEE standard, in which two input data streams, an 11-bit significand and a 6-bit sign/exponent, are processed bit-serially. The floating-point addition is performed by three steps: (1) alignment and rounding of significands, (2) addition/subtraction of the significands, and (3) normalization of the result. We implemented an SFQ half-precision FPA using the SRL 2.5 kA/cm2 niobium standard process. The size, power consumption and total junction number are 5.86 mm times 5.72 mm, 3.5 mW and 10224, respectively. The simulated DC bias margin is plusmn20% at 20 GHz operation, which corresponds to the performance of 1 GFLOPS. We successfully confirmed the correct operation of the FPA except a read-out circuit for the significand at 24 GHz by on-chip high-speed tests.
  • Keywords
    adders; floating point arithmetic; logic design; logic testing; quantum computing; system-on-chip; IEEE standard; SFQ half-precision FPA; SFQ half-precision floating-point adders; data format; frequency 20 GHz; frequency 24 GHz; large-scale reconfigurable data-path; on-chip high-speed test; power 3.5 mW; power consumption; single-flux-quantum circuits; Floating-point adder; LSRDP; SFQ circuits; normalizer; shifter; superconducting integrated circuits;
  • fLanguage
    English
  • Journal_Title
    Applied Superconductivity, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1051-8223
  • Type

    jour

  • DOI
    10.1109/TASC.2009.2019070
  • Filename
    5153078