DocumentCode :
1122600
Title :
Multilevel differential encoding with precentering for high-speed parallel link transceiver
Author :
Sim, Jae-Yoon ; Namgoong, Won
Author_Institution :
Pohang Univ. of Sci. & Technol., Kyungbuk, South Korea
Volume :
40
Issue :
8
fYear :
2005
Firstpage :
1688
Lastpage :
1694
Abstract :
A multilevel differential encoding scheme is proposed as a new approach for use in high-speed parallel transceiver systems. While incurring little or no increase in the number of links, the proposed encoding scheme overcomes two major problems in single-ended parallel links-reference ambiguity and power-line fluctuations. The proposed scheme transmits differentially encoded data among the pins and adjusts the driving current to be constant so as to minimize the L(di/dt) switching noise on the output driver power lines. A new precentering scheme is also applied to maximize the horizontal eye opening by centering all signals during a predefined time before the start of the next symbol transition. To verify the proposed schemes, a transceiver chip was designed and fabricated in 0.25-μm CMOS technology. The chip, which consists of 18 parallel links with only three ground and three supply pins for the output drivers, employs a three-level differential encoding scheme to achieve a maximum data rate of 1.8 Gb/s with a bit error rate of less than 10-12.
Keywords :
CMOS digital integrated circuits; driver circuits; encoding; high-speed techniques; integrated circuit noise; transceivers; 0.25 micron; 1.8 Gbit/s; CMOS integrated circuits; circuit noise; driver circuits; high-speed parallel transceiver systems; multilevel differential encoding; power-line fluctuations; precentering; reference ambiguity; single-ended parallel links; three-level differential encoding; transceiver chip; Bit error rate; CMOS technology; Driver circuits; Encoding; Fluctuations; Frequency; Pins; Random access memory; SDRAM; Transceivers; Circuit noise; driver circuits; multilevel encoding; parallel links; transceivers;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2005.852010
Filename :
1487613
Link To Document :
بازگشت