DocumentCode :
1123117
Title :
Effective ADC linearity testing using sinewaves
Author :
Alegria, Francisco André Corrêa ; Moschitta, Antonio ; Carbone, Paolo ; Serra, António Manuel Da Cruz ; Petri, Dario
Author_Institution :
Dept. of Electr. & Comput. Eng., Tech. Univ. of Lisbon, Portugal
Volume :
52
Issue :
7
fYear :
2005
fDate :
7/1/2005 12:00:00 AM
Firstpage :
1267
Lastpage :
1275
Abstract :
This paper deals with the effectiveness of the sinewave histogram test (SHT) for testing analog-to-digital converters. The implementation is discussed, with respect to the adopted procedures and to the choice of relevant parameters. Some of the published approximations currently limiting the characterization of the test performance are removed. The statistical efficiency of the SHT is evaluated by comparing the associated estimator variance with the corresponding Crame´r-Rao lower bound, theoretically derived assuming sinewaves corrupted by Gaussian noise. Finally, both simulation and experimental results are presented to validate the proposed approach.
Keywords :
Gaussian noise; analogue-digital conversion; built-in self test; integrated circuit testing; waveform generators; ADC linearity testing; CRLB; Cramer-Rao lower bound; Gaussian noise; SHT; analog-to-digital converters; estimator variance; sinewave histogram test; Additive white noise; Analog-digital conversion; Circuit testing; Costs; Gaussian noise; Histograms; Linearity; Manufacturing processes; Signal resolution; Voltage; CramÉr–Rao lower bound (CRLB); sinewave histogram test (SHT);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2005.851393
Filename :
1487656
Link To Document :
بازگشت