DocumentCode :
1123175
Title :
Uniform Sampling Analysis of a Hybrid Phase-Locked Loop with a Sample-and-Hold Phase Detector
Author :
Barab, Stuart ; McBride, Alan L.
Author_Institution :
Collins Radio Group of Rockwell International Dallas, Texas 75207
Issue :
2
fYear :
1975
fDate :
3/1/1975 12:00:00 AM
Firstpage :
210
Lastpage :
216
Abstract :
Phase-locked-loop (PLL) bit synchronizers often employ integrate-and-dump type phase detectors that provide phase error information only at discrete points in time. Usually these phase detectors are followed by sample-and-hold circuits to produce a stairstep error voltage as the input to a standard analog circuit loop filter. When the loop is configured in this manner, it is referred to as a hybrid PLL. Sampled-data analysis methods (Z transforms) are used to determine the stability and transient response of this loop.
Keywords :
Analog circuits; Circuit stability; Detectors; Discrete transforms; Filters; Phase detection; Phase locked loops; Sampling methods; Stability analysis; Voltage;
fLanguage :
English
Journal_Title :
Aerospace and Electronic Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9251
Type :
jour
DOI :
10.1109/TAES.1975.308060
Filename :
4101389
Link To Document :
بازگشت