• DocumentCode
    112358
  • Title

    Optimizing the NoC Slack Through Voltage and Frequency Scaling in Hard Real-Time Embedded Systems

  • Author

    Jia Zhan ; Stoimenov, Nikolay ; Jin Ouyang ; Thiele, Lothar ; Narayanan, Vijaykrishnan ; Yuan Xie

  • Author_Institution
    Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
  • Volume
    33
  • Issue
    11
  • fYear
    2014
  • fDate
    Nov. 2014
  • Firstpage
    1632
  • Lastpage
    1643
  • Abstract
    Hard real-time embedded systems impose a strict latency requirement on interconnection subsystems. In the case of network-on-chip (NoC), this means each packet of a traffic stream has to be delivered within a time interval. In addition, with the increasing complexity of NoC, it consumes a significant portion of total chip power, which boosts the power footprint of such chips. In this paper, we propose a methodology to minimize the energy consumption of NoC without violating the prespecified latency deadlines of real-time applications. First, we develop a formal approach based on network calculus to obtain the worst-case delay bound of all packets, from which we derive a safe estimate of the number of cycles that a packet can be further delayed in the network without violating its deadline-the worst-case slack. With this information, we then develop an optimization algorithm that trades the slacks for lower NoC energy. Our algorithm recognizes the distribution of slacks for different traffic streams, and assigns different voltages and frequencies to different routers to achieve NoC energy-efficiency, while meeting the deadlines for all packets. Furthermore, we design a feedback-control strategy to enable dynamic frequency and voltage scaling on the network routers in conjunction with the energy optimization algorithm. It can flexibly improve the energy-efficiency of the overall network in response to sporadic traffic patterns at runtime.
  • Keywords
    circuit optimisation; embedded systems; energy consumption; network routing; network-on-chip; NoC energy-efficiency; NoC slack through voltage-dynamic frequency scaling optimization algorithm; energy consumption; energy optimization algorithm; feedback-control strategy; formal approach; hard real-time embedded systems; interconnection subsystems; network routers; network-on-chip; sporadic traffic patterns; total chip power; traffic stream packet; worst-case delay bound; Calculus; Delays; Embedded systems; Optimization; Program processors; Real-time systems; Switches; Dynamic voltage and frequency scaling (DVFS); network calculus; network-on-chip (NoC); slack; worst-case delay analysis;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2014.2347921
  • Filename
    6926913