DocumentCode :
1123735
Title :
An efficient algorithm for selecting bipartite row or column folding of programmable logic arrays
Author :
Liu, Bin-Da ; Wei, Kai-Cheng
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Volume :
41
Issue :
7
fYear :
1994
fDate :
7/1/1994 12:00:00 AM
Firstpage :
494
Lastpage :
498
Abstract :
Different from the previous PLA folding algorithms which perform row and column foldings independently, we propose an algorithm to obtain bipartite row or column folding result on the same graph. The PLA personality matrix is modeled as a graph and the folding problem is modeled as a partitioning problem. Experimental results show that this algorithm can lead to a good guide to select row or column folding for reducing the chip area of the PLA efficiently
Keywords :
circuit layout CAD; graph theory; logic CAD; logic arrays; network routing; network topology; PLA folding algorithms; PLA personality matrix; bipartite column folding; bipartite row folding; chip area; graph model; partitioning problem; Bipartite graph; Councils; Decoding; Heuristic algorithms; Linear programming; Partitioning algorithms; Programmable logic arrays; Routing; Silicon;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7122
Type :
jour
DOI :
10.1109/81.298365
Filename :
298365
Link To Document :
بازگشت