DocumentCode :
11240
Title :
Average-8T Differential-Sensing Subthreshold SRAM With Bit Interleaving and 1k Bits Per Bitline
Author :
Khayatzadeh, Mahmood ; Yong Lian
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore, Singapore
Volume :
22
Issue :
5
fYear :
2014
fDate :
May-14
Firstpage :
971
Lastpage :
982
Abstract :
This paper presents a new average-8T write/read decoupled (A8T-WRD) SRAM architecture for low-power sub/near-threshold SRAM in power-constraint applications such as biomedical implants and autonomous sensor nodes. The proposed architecture consists of several novel concepts in dealing with issues in sub/near-threshold SRAM including: 1) the differential and data-independent-leakage read port that facilitates robust and faster read operation and alleviates issues in the half-selected cell (pseudo-write) while reducing the area compared to the conventional 8T cell and 2) the various configurations from 14T for a baseline cell to 6.5T for an area-efficient 16-bit cell. These configurations reduce the overall bitcell area and enable low operating voltage. Two memory blocks based on the proposed architecture at the size of 16 and 64 kb, respectively, are fabricated in 0.13-μm CMOS process. The 64 kb prototype has an active area of 0.512 mm2 which is 16% less than that of the conventional 8T-cell-based design. The chip is fully functional for the read operation with 260 mV at 245 kHz and 270 mV for the write operation at 1 MHz. It can hold data down to 170 mV where the standby power consumption is only 884 nW.
Keywords :
CMOS memory circuits; SRAM chips; low-power electronics; CMOS; autonomous sensor node application; average-8T differential-sensing subthreshold SRAM; average-8T write/read decoupled SRAM architecture; baseline cell; biomedical implant applications; bit interleaving; data-independent-leakage read port; differential read port; frequency 245 kHz to 1 MHz; half-selected cell; low-power sub/near-threshold SRAM; memory blocks; power 884 nW; power consumption; power-constraint applications; size 0.13 mum; voltage 270 mV to 170 mV; word length 16 bit; Average-8T; SRAM; bit interleaving; differential; subthreshold; ultralow power; ultralow power.;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2013.2265265
Filename :
6547726
Link To Document :
بازگشت