DocumentCode :
1124225
Title :
Multiplierless, Folded 9/7– 5/3 Wavelet VLSI Architecture
Author :
Martina, Maurizio ; Masera, Guido
Author_Institution :
Center for Multimedia Radio Commun., Turin
Volume :
54
Issue :
9
fYear :
2007
Firstpage :
770
Lastpage :
774
Abstract :
This brief proposes a multiplierless VLSI architecture for the famous 9/7 wavelet filters. The novelty of this architecture is the possibility to compute the 5/3 wavelet results into the 9/7 data path with a reduced number of adders compared to other solutions. The multiplierless architecture has been characterized in terms of performance through simulations into a JPEG2000 environment and compared to other solutions. Implementation on a 0.13-mum standard cell technology shows that the proposed architecture compared to other multiplierless architectures requires a reduced amount of logic with excellent performance.
Keywords :
VLSI; filters; image coding; wavelet transforms; 5/3 wavelet filter; 9/7 data path; 9/7 wavelet filter; JPEG2000; cell technology; multiplierless VLSI architecture; very large scale integration; Computational modeling; Computer architecture; Discrete wavelet transforms; Filters; Helium; Image coding; Logic; PSNR; Transform coding; Very large scale integration; Filter bank (FB); JPEG2000; VLSI; multiplierless implementation; wavelet;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2007.900354
Filename :
4303329
Link To Document :
بازگشت