• DocumentCode
    1124652
  • Title

    Packaging of copper/low-k IC devices: a novel direct fine pitch gold wirebond ball interconnects onto copper/low-k terminal pads

  • Author

    Chungpaiboonpatana, Surasit ; Shi, Frank G.

  • Author_Institution
    Dept. of Chem. Eng. & Material Sci., Univ. of California, Irvine, CA, USA
  • Volume
    27
  • Issue
    3
  • fYear
    2004
  • Firstpage
    476
  • Lastpage
    489
  • Abstract
    The trend toward finer pitch and higher performance devices has driven the semiconductor industry to incorporate copper and low-k dielectric materials. Compared to the commonly used aluminum metallization scheme on the traditional silicon dioxide and/or silicon nitride passivation, a Cu/low-k combination offers higher on-chip communication speed and a lower overall device cost. However, the process of packaging Cu/low-k devices has been proven to be difficult, relying either on additional lithography and deposition steps or on costly new process tools. Thus, this paper presents a novel methodology to bond fine pitch Au wire directly onto the Cu/low-k pad structure using the industry standard tool set. A Cu/low-k test vehicle is designed with the required slotted low-k fillings for dual damascene chemical mechanical polishing (CMP) process need. In addition, a thin organic passivation film is developed for coating the exposed Cu/low-k pad temporarily from copper oxidation and to provide a wirebondable surface to form the proper interconnects. A design of experiment is performed to optimize wirebonding parameters [power, time, and ultrasonic gauge (USG) bleed], along with key physical contributors from wafer sawing and die attaching steps that impact the interconnect shear strength and quality. In addition, electrical and optical characterization and surface failure analysis are performed to confirm the feasibility of the technology. Finally, reliability results of the pad structure design and recommendations for further process optimization are presented.
  • Keywords
    chemical mechanical polishing; copper; design of experiments; gold; integrated circuit bonding; integrated circuit interconnections; integrated circuit packaging; passivation; thin films; Au; Cu; Cu/low-k test vehicle; IC devices; aluminum metallization scheme; benzotriazole; chemical mechanical polishing; chromatograph; copper materials; copper oxidation; copper terminal pads; design of experiment; device packaging; die attaching; dual damascene CMP process; energy dispersive; fine pitch gold wirebond ball interconnects; interconnect shear strength; low-k dielectric materials; low-k terminal pads; pad structure design; reduction analysis; semiconductor industry; silicon dioxide passivation; silicon nitride passivation; slotted low-k fillings; surface failure analysis; thin organic passivation film; wafer sawing; wire bonding; Aluminum; Copper; Design optimization; Dielectric materials; Electronics industry; Gold; Integrated circuit packaging; Metallization; Passivation; Semiconductor device packaging; Benzotriazole; chromatograph; copper; design of experiment; energy dispersive; gold; intermetallics; low-k; reduction analysis; shear test; wirebond;
  • fLanguage
    English
  • Journal_Title
    Advanced Packaging, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1521-3323
  • Type

    jour

  • DOI
    10.1109/TADVP.2004.831828
  • Filename
    1339447