Title :
Analytical yield prediction considering leakage/performance correlation
Author :
Rao, Rajeev R. ; Devgan, Anirudh ; Blaauw, David ; Sylvester, Dennis
Author_Institution :
Univ. of Michigan, Ann Arbor, MI
Abstract :
In addition to traditional constraints on frequency, leakage current has emerged as a stringent constraint in modern processor designs. Since leakage current exhibits a strong inverse correlation with circuit delay, effective parametric yield prediction must consider the dependence of leakage current on frequency. In this paper, a new chip-level statistical method to estimate the total leakage current in the presence of within-die and die-to-die variability is presented. A closed-form equation for total chip leakage that models the dependence of the leakage current distribution on different process parameters is developed. The proposed analytical expression is obtained directly from pertinent design information and includes both subthreshold and gate leakage currents. Using this model, an integrated approach to accurately estimate the yield loss when both frequency and power limits are imposed on a design is then presented. The proposed method demonstrates the importance of considering both these limiting factors while calculating the yield of a lot
Keywords :
integrated circuit design; integrated circuit manufacture; integrated circuit yield; leakage currents; microprocessor chips; statistical analysis; circuit delay; frequency limitation; inverse correlation; leakage current; leakage performance correlation; parametric yield prediction; power limitation; processor designs; statistical method; Circuits; Delay effects; Differential equations; Frequency estimation; Information analysis; Leakage current; Performance analysis; Process design; Statistical analysis; Yield estimation; Estimation; leakage current; parametric yield; simulation;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2005.858351