DocumentCode :
1126503
Title :
A Statistical Algorithm for Power- and Timing-Limited Parametric Yield Optimization of Large Integrated Circuits
Author :
Mani, Murari ; Devgan, Anirudh ; Orshansky, Michael ; Zhan, Yaping
Author_Institution :
Univ. of Texas, Austin
Volume :
26
Issue :
10
fYear :
2007
Firstpage :
1790
Lastpage :
1802
Abstract :
Variability in process parameters leads to a significant parametric yield loss of high-performance ICs due to the large spread in leakage-power consumption and speed of chips. In this paper, we propose an algorithm for total power minimization under timing constraints in the presence of variability. The algorithm is formulated as a robust optimization program with a guarantee of power and timing yields, with both power and timing metrics being treated probabilistically. Power reduction is performed by simultaneous sizing and dual threshold-voltage assignment. An extremely fast run-time is achieved by casting the problem as a second-order conic problem and solving it using efficient interior-point optimization methods. The performance of the algorithm was evaluated on a variety of public and industrial benchmarks, with a library characterized using 70-nm Berkeley Predictive Technology Model. When compared to the deterministic optimization, the new algorithm, on average, reduces static power and total power at the 99.9th quantile by 31% and 17%, respectively, without loss of parametric yield. The run-time on the benchmarks is 30times faster than other known statistical power-minimization algorithms.
Keywords :
circuit optimisation; integrated circuit modelling; integrated circuit yield; statistical analysis; 70-nm Berkeley Predictive Technology Model; dual threshold-voltage assignment; interior-point optimization; large integrated circuits; leakage-power consumption; power minimization; power reduction; power-limited parametric yield optimization; process parameters variability; robust optimization program; second-order conic problem; statistical algorithm; timing constraints; timing-limited parametric yield optimization; Constraint optimization; Design optimization; High speed integrated circuits; Integrated circuit yield; Leakage current; Minimization; Optimization methods; Runtime; Threshold voltage; Timing; Leakage; manufacturability; statistical optimization;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2007.895797
Filename :
4305252
Link To Document :
بازگشت