• DocumentCode
    1126504
  • Title

    Process integration and device performance of a submicrometer BiCMOS with 16-GHz ft double poly-bipolar devices

  • Author

    Yamaguchi, Tadanori ; Yuzuriha, Todd H.

  • Author_Institution
    Tektronix Lab., Beaverton, OR, USA
  • Volume
    36
  • Issue
    5
  • fYear
    1989
  • fDate
    5/1/1989 12:00:00 AM
  • Firstpage
    890
  • Lastpage
    896
  • Abstract
    Submicrometer-channel CMOS devices have been integrated with self-aligned double-polysilicon bipolar devices showing a cutoff frequency of 16 GHz. n-p-n bipolar transistors and p-channel MOSFETs were built in an n-type epitaxial layer on an n+ buried layer, and n-channel MOSFETs were built in a p-well on a p+ buried layer. Deep trenches with depths of 4 μm and widths of 1 μm isolated the n-p-n bipolar transistors and the n- and p-channel MOSFETs from each other. CMOS, BiCMOS, and bipolar ECL circuits were characterized and compared with each other in terms of circuit speed as a function of loading capacitance, power dissipation, and power supply voltage. The BiCMOS circuit showed a significant speed degradation and became slower than the CMOS circuit when the power supply voltage was reduced below 3.3 V. The bipolar ECL circuit maintained the highest speed, with a propagation delay time of 65 ps for CL=0 pF and 300 ps for CL=1.0 pF with a power dissipation of 8 mW per gate. The circuit speed improvements in the CMOS circuits as the effective channel lengths of the MOS devices were scaled from 0.8 to 0.4 μm were maintained at almost the same ratio
  • Keywords
    BIMOS integrated circuits; integrated circuit technology; 0.4 to 0.8 micron; 16 GHz; 300 ps; 65 ps; 8 mW; CMOS circuit; bipolar ECL circuits; circuit speed; cutoff frequency; deep trenches; device performance; effective channel lengths; loading capacitance; n-channel MOSFETs; n-p-n bipolar transistors; n-type epitaxial layer; n+ buried layer; p-channel MOSFETs; p+ buried layer; power dissipation; power supply voltage; process integration; propagation delay time; self-aligned double-polysilicon bipolar devices; submicrometer BiCMOS; BiCMOS integrated circuits; Bipolar transistors; Capacitance; Cutoff frequency; Degradation; Epitaxial layers; MOSFETs; Power dissipation; Power supplies; Voltage;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/16.299670
  • Filename
    299670