DocumentCode :
1127640
Title :
A WIP Balancing Procedure for Throughput Maximization in Semiconductor Fabrication
Author :
Chung, Jaewoo ; Jang, Jaejin
Author_Institution :
Dept. of Ind. & Manuf. Eng., Univ. of Wisconsin-Milwaukee, Milwaukee, WI, USA
Volume :
22
Issue :
3
fYear :
2009
Firstpage :
381
Lastpage :
390
Abstract :
In a semiconductor fabrication line (fab), high throughput often guarantees high revenue and profit since relatively constant operating cost is required throughout the year; however, maintaining high throughput has been a challenging task due to complicated operational variables in a modern high-end wafer fabrication line. To deal these variables, the industry has developed a fab scheduling system consisting of several functional modules that focus on different areas of decision making. WIP balancing, which aims to prevent starvation of bottleneck toolsets, has been an important component for fab scheduling. This research proposes a new WIP balancing concept, which directly considers load levels of bottleneck toolsets for higher throughput. Also, an MIP (mixed integer programming) model is developed for the new WIP balancing. A performance test shows that the new approach increases throughput, especially when WIP level and product routing flexibility are low.
Keywords :
integer programming; integrated circuit manufacture; monolithic integrated circuits; scheduling; semiconductor process modelling; work in progress; WIP balancing; bottleneck toolsets; decision making; fab scheduling system; high-end wafer fabrication; mixed integer programming; semiconductor fabrication; throughput maximization; work-in-process balancing; Fabrication; WIP balancing; load balancing; mixed integer programming; scheduling; semiconductor;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2009.2017666
Filename :
5159400
Link To Document :
بازگشت