DocumentCode
1127885
Title
FPGA Design and Implementation of a Real-Time Stereo Vision System
Author
Jin, S. ; Cho, J. ; Pham, X.D. ; Lee, K.M. ; Park, S. -K ; Kim, M. ; Jeon, J.W.
Author_Institution
Sch. of Inf. & Commun. Eng., Sungkyunkwan Univ., Suwon, South Korea
Volume
20
Issue
1
fYear
2010
Firstpage
15
Lastpage
26
Abstract
Stereo vision is a well-known ranging method because it resembles the basic mechanism of the human eye. However, the computational complexity and large amount of data access make real-time processing of stereo vision challenging because of the inherent instruction cycle delay within conventional computers. In order to solve this problem, the past 20 years of research have focused on the use of dedicated hardware architecture for stereo vision. This paper proposes a fully pipelined stereo vision system providing a dense disparity image with additional sub-pixel accuracy in real-time. The entire stereo vision process, such as rectification, stereo matching, and post-processing, is realized using a single field programmable gate array (FPGA) without the necessity of any external devices. The hardware implementation is more than 230 times faster when compared to a software program operating on a conventional computer, and shows stronger performance over previous hardware-related studies.
Keywords
computational complexity; field programmable gate arrays; stereo image processing; FPGA design; FPGA implementation; computational complexity; conventional computers; dense disparity image; field programmable gate array; fully-pipelined stereo vision system; hardware architecture; inherent instruction cycle delay; real-time stereo vision system; software program; stereo matching; subpixel accuracy; Field programmable gate arrays; integrated circuit design; stereo vision; video signal processing;
fLanguage
English
Journal_Title
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher
ieee
ISSN
1051-8215
Type
jour
DOI
10.1109/TCSVT.2009.2026831
Filename
5159427
Link To Document