DocumentCode :
1128548
Title :
Low-power variable-length fast Fourier transform processor
Author :
Lin, Y.-T. ; Tsai, P.-Y. ; Chiueh, T.-D.
Volume :
152
Issue :
4
fYear :
2005
fDate :
7/8/2005 12:00:00 AM
Firstpage :
499
Lastpage :
506
Abstract :
Fast Fourier transform (FFT) processing is one of the key procedures in the popular orthogonal frequency division multiplexing (OFDM) communication systems. Structured pipeline architectures and low power consumption are the main concerns for its VLSI implementation. In the paper, the authors report a variable-length FFT processor design that is based on a radix-2/4/8 algorithm and a single-path delay feedback architecture. The processor can be used in various OFDM-based communication systems, such as digital audio broadcasting (DAB), digital video broadcasting-terrestrial (DVB-T), asymmetric digital subscriber loop (ADSL) and very-high-speed digital subscriber loop (VDSL). To reduce power consumption and chip area, special current-mode SRAMs are adopted to replace shift registers in the delay lines. In addition, techniques including complex multipliers containing three real multiplications, and reduced sine/cosine tables are adopted. The chip is fabricated using a 0.35 μm CMOS process and it measures 3900 μm × 5500 μm. According to the measured results, the 2048-point FFT operation can function correctly up to 45 MHz with a 3.3 V supply voltage and power consumption of 640 mW. In low-power operation, when the supply voltage is scaled down to 2.3 V, the processor consumes 176 mW when it runs at 17.8 MHz.
Keywords :
OFDM modulation; SRAM chips; current-mode circuits; digital arithmetic; fast Fourier transforms; logic design; pipeline processing; 0.35 micron; 17.8 MHz; 176 mW; 2.3 V; 3.3 V; 45 MHz; 640 mW; CMOS process; asymmetric digital subscriber loop; digital audio broadcasting; digital video broadcasting-terrestrial; low power consumption; low-power variable-length fast Fourier transform processor; orthogonal frequency division multiplexing communication systems; radix-2/4/8 algorithm; shift registers; single-path delay feedback architecture; special current-mode SRAMs; structured pipeline architectures; variable-length FFT processor design; very-high-speed digital subscriber loop;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20041224
Filename :
1492063
Link To Document :
بازگشت