DocumentCode :
1128909
Title :
Noise Prediction for Rate Multiplier and Binary Adder Frequency Synthesizers
Author :
McVey, Eugene ; White, E.J.
Issue :
4
fYear :
1978
fDate :
7/1/1978 12:00:00 AM
Firstpage :
677
Lastpage :
684
Abstract :
The theory for design of a rate multiplier or a binary adder frequency synthesizer for a specified level of noise attenuation is developed. Examples are presented to demonstrate the design procedure and the pattern of the pulse train output. The phase jitter associated with each pulse is characterized and illustrated in the time domain. The maximum absolute phase deviation is used as a measure of the phase modulation amplitude of the pulse train. Computer simulation resulted in simple equations approximating the amplitude of worst case spectral components.
Keywords :
Attenuation; Computer simulation; Equations; Frequency synthesizers; Jitter; Noise level; Phase measurement; Phase modulation; Pulse measurements; Pulse modulation;
fLanguage :
English
Journal_Title :
Aerospace and Electronic Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9251
Type :
jour
DOI :
10.1109/TAES.1978.308699
Filename :
4102027
Link To Document :
بازگشت