DocumentCode :
1130556
Title :
High-efficiency memory BISR with two serial RA stages using spare memories
Author :
Kang, I. ; Jeong, W. ; Kang, S.
Author_Institution :
Yonsei Univ., Seoul
Volume :
44
Issue :
8
fYear :
2008
Firstpage :
515
Lastpage :
517
Abstract :
As technology has become more advanced, the density of memory has increased greatly. This development has led to need for a high- efficiency redundancy analysis (RA) algorithm to improve yield rate. Presented is a new methodology that can achieve high-efficiency repair against faults in memory. Experimental results show that the proposed built-in self-repair (BISR) method performs well.
Keywords :
built-in self test; fault location; built-in self-repair; high-efficiency memory BISR; redundancy analysis algorithm; spare memories;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20083611
Filename :
4489873
Link To Document :
بازگشت