Title :
High-efficiency memory BISR with two serial RA stages using spare memories
Author :
Kang, I. ; Jeong, W. ; Kang, S.
Author_Institution :
Yonsei Univ., Seoul
Abstract :
As technology has become more advanced, the density of memory has increased greatly. This development has led to need for a high- efficiency redundancy analysis (RA) algorithm to improve yield rate. Presented is a new methodology that can achieve high-efficiency repair against faults in memory. Experimental results show that the proposed built-in self-repair (BISR) method performs well.
Keywords :
built-in self test; fault location; built-in self-repair; high-efficiency memory BISR; redundancy analysis algorithm; spare memories;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:20083611