DocumentCode :
11306
Title :
Efficient Decoder Architecture for Single Block-Row Quasi-Cyclic LDPC Codes
Author :
Chuan Zhang ; Zhongfeng Wang ; Xiaohu You
Author_Institution :
Nat. Mobile Commun. Res. Lab., Southeast Univ., Nanjing, China
Volume :
61
Issue :
10
fYear :
2014
fDate :
Oct. 2014
Firstpage :
793
Lastpage :
797
Abstract :
Single block-row quasi-cyclic low-density parity-check codes have been proposed for high-speed applications recently. However, no existing work has systematically addressed the decoder design issue for such kind of codes. In this brief, an efficient decoder architecture for such kinds of codes is proposed by exploring the geometry properties of the check matrix. Compared with conventional approaches, the proposed method can achieve more than 20.8% of memory reduction. Additionally, the subblock-sharing technique and the suboptimal low-latency searching method are employed to further reduce the hardware complexity.
Keywords :
cyclic codes; decoding; matrix decomposition; parity check codes; check matrix; decoder architecture; decoder design issue; geometry properties; memory reduction; single block-row quasicyclic low-density parity-check codes; subblock-sharing technique; suboptimal low-latency searching method; Circuits and systems; Decoding; Indexes; Iterative decoding; Matrix decomposition; Schedules; Decoder design; low-density parity-check (LDPC) codes; matrix decomposition; single block-row;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2014.2345290
Filename :
6871329
Link To Document :
بازگشت