DocumentCode :
1130688
Title :
Architectural Implications and Process Development of 3-D VLSI Z -Axis Interconnects Using Through Silicon Vias
Author :
Schaper, Leonard W. ; Burkett, Susan L. ; Spiesshoefer, Silke ; Vangara, Gowtham V. ; Rahman, Ziaur ; Polamreddy, Swetha
Author_Institution :
High Density Electron. Center, Univ. of Arkansas, Fayetteville, AR, USA
Volume :
28
Issue :
3
fYear :
2005
Firstpage :
356
Lastpage :
366
Abstract :
A through-silicon via (TSV) process provides a means of implementing complex, multichip systems entirely in silicon, with a physical packing density many times greater than today\´s advanced multichip modules. This technology overcomes the resistance–capacitance (RC) delays associated with long, in-plane interconnects by bringing out-of-plane logic blocks much closer electrically, and provides a connection density that makes using those blocks for random logic possible by even small system partitions. TSVs and three dimensional (3-D) stacking technology have the potential to reduce significantly the average wire length of block-to-block interconnects by stacking logic blocks vertically instead of spreading them out horizontally. Although TSVs have great potential, there are many fabrication obstacles that must be overcome. This paper discusses the architectural possibilities enabled by TSVs, and the necessary TSV dimensions for dense Z -axis interconnect among logic blocks. It then describes the TSV requirements for the Defense Advanced Research Projects Agency (DARPA)-funded Vertically Integrated Sensor Arrays (VISA) program, and how those requirements differ from a more general purpose TSV technology. Finally, the TSV fabrication process being implemented at the University of Arkansas (UA) is described in detail. Though this process is being developed for the VISA program, it embodies many of the characteristics of a widely applicable TSV technology.
Keywords :
VLSI; integrated circuit design; integrated circuit interconnections; integrated circuit packaging; sputter etching; 3D VLSI Z-axis interconnects; 3D stacking technology; block-to-block interconnects; copper plating; deep reactive ion etching; dense Z-axis interconnect; in-plane interconnects; multichip systems; out-of-plane logic blocks; through-silicon via process; vertically integrated sensor arrays; Delay; Fabrication; Logic; Multichip modules; Sensor arrays; Silicon; Stacking; Through-silicon vias; Very large scale integration; Wire; Copper plating; Vertically Integrated Sensor Arrays (VISA); deep reactive ion etching (DRIE); reactive ion etching (RIE); through-silicon vias (TSV); via processing;
fLanguage :
English
Journal_Title :
Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3323
Type :
jour
DOI :
10.1109/TADVP.2005.853271
Filename :
1492504
Link To Document :
بازگشت