Title :
Polylithic Integration of Electrical and Optical Interconnect Technologies for Gigascale Fiber-to-the-Chip Communication
Author :
Mule´, Anthony V. ; Villalaz, Ricardo A. ; Joseph, Paul Jayachandran ; Naeemi, Azad ; Kohl, Paul A. ; Gaylord, Thomas K. ; Meindl, James D.
Abstract :
Polylithic integration of electrical and optical interconnect technologies is presented as a solution for merging silicon CMOS and compound semiconductor optoelectronics. In contrast to monolithic and hybrid integration technologies, polylithic integration allows for the elimination of optoelectronic and integrated optic device-related processing from silicon CMOS manufacturing. Printed wiring board-level and compound semiconductor chip-level waveguides terminated with volume grating couplers facilitate bidirectional optical communication, where fiber-to-board and board-to-chip optical coupling occurs through a two-grating (or grating-to-grating) coupling path. A 27% increase in the electrical signal I/O projected by and 33% increase in the number of substrate-level electrical signal interconnect layers implied by the International Technology Roadmap for Semiconductors (ITRS) projections for the 32-nm technology generation are required to facilitate 10 Tb/s aggregate bidirectional fiber-to-the-chip communication. Buried air-gap channels provide for the routing of chip or board-level encapsulated air-clad waveguides for minimum crosstalk and maximum interconnect density. Optical signals routed on-board communicate with on-chip volume grating couplers embedded as part of a wafer-level batch package technology exhibiting compatible electrical and optical input/output interconnects. Measurements of grating-to-grating coupling reveal 31% coupling efficiency between two slab, nonoptimized, nonfocusing volume grating couplers.
Keywords :
CMOS integrated circuits; encapsulation; integrated circuit interconnections; integrated circuit packaging; integrated optoelectronics; optical couplers; optical interconnections; optical waveguides; 32 nm; bidirectional fiber-to-the-chip communication; bidirectional optical communication; board-level encapsulated air-clad waveguides; board-to-chip optical coupling; buried air-gap channels; compound semiconductor chip-level waveguides; compound semiconductor optoelectronics; electrical interconnect technologies; fiber-to-board optical coupling; gigascale fiber-to-the-chip communication; high-speed interconnects; hybrid integration technologies; integrated optic device-related processing; integrated optics; monolithic technologies; optical interconnect technologies; optical signals; optoelectronic device-related processing; optoelectronic packaging; polylithic integration; printed wiring board-level; silicon CMOS manufacturing; silicon CMOS optoelectronics; substrate-level electrical signal interconnect layers; two-grating coupling path; volume grating couplers; wafer-level batch package technology; CMOS technology; Fiber gratings; Optical coupling; Optical fiber communication; Optical fiber couplers; Optical fiber devices; Optical interconnections; Optical waveguides; Semiconductor waveguides; Silicon; High-speed interconnects; integrated optics; optical; optical interconnects; optoelectronic packaging; system level;
Journal_Title :
Advanced Packaging, IEEE Transactions on
DOI :
10.1109/TADVP.2005.847838