DocumentCode
1132572
Title
A Microcomputer with a Shift-Register Memory
Author
Kartashev, Steven I.
Author_Institution
Dynamic Computer Architecture
Issue
5
fYear
1976
fDate
5/1/1976 12:00:00 AM
Firstpage
470
Lastpage
484
Abstract
A study of architecture for an 8-bit microprogrammed microcomputer (MPM) is presented in this paper. The control memory of this microcomputer is implemented as a dynamic shift-register memory (SRM). It is shown that the use of the SRM simplifies the processor circuits to such an extent that the entire CPU can be placed on a single LSI module. A new type of instruction (the tabled instruction) introduced not only simplifies organization of data exchange between the SRM and the processor, but also allows organizing of complex control sequences. It is shown that some tabled instructions implement the actions which ordinarily are performed by small subroutines of conventional microprogrammed computers. Other features of the MPM are more 1) a powerful set of instructions and 2) greatly simplified programming, since hundreds of processor registers are made available to the programmer.
Keywords
Control shift-register memory for program and data storage, microprogrammed microcomputer with control shift-register memory, organization of information exchange between processor and control shift-register memory.; Central Processing Unit; Clocks; Costs; Large scale integration; Microcomputers; Organizing; Programming profession; Random access memory; Read-write memory; Registers; Control shift-register memory for program and data storage, microprogrammed microcomputer with control shift-register memory, organization of information exchange between processor and control shift-register memory.;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/TC.1976.1674635
Filename
1674635
Link To Document