DocumentCode
113270
Title
Design and implementation of Wishbone bridge for an iSLIP based NoC
Author
Mediouni, Nejib ; Ben Abid, Samir ; Kallel, Oussama ; Guesmi, Kaouthar ; Hasnaoui, Salem
Author_Institution
Sys´Com Lab., El Manar Univ., Tunis, Tunisia
fYear
2014
fDate
16-18 Dec. 2014
Firstpage
211
Lastpage
214
Abstract
Multi-core processors and System On Chips (SoC) are becoming more and more ubiquitous in hand-held devices and super computers alike. The rise of those systems and the ever increasing integration rate have given rise to integrated networks to accommodate the bandwidth needs for highly parallel applications. In this paper, we present a Network On Chip (NoC) implementation with a Wishbone interface that would facilitate the transition from Wishbone-based SoCs to NoCs without major modifications. The proposed architecture is designed to be lightweight and have a low footprint while being fully transparent to the wishbone enabled wishbone-enabled IP cores.
Keywords
logic design; network-on-chip; Wishbone bridge; Wishbone enabled IP core; Wishbone interface; Wishbone-based SoC; iSLIP based NoC; multicore processor; Bridges; Computer architecture; Network interfaces; Nickel; Registers; Standards; System-on-chip; NI; NoC; Wishbone;
fLanguage
English
Publisher
ieee
Conference_Titel
Design & Test Symposium (IDT), 2014 9th International
Conference_Location
Algiers
Type
conf
DOI
10.1109/IDT.2014.7038615
Filename
7038615
Link To Document