Title :
Transition Count Testing of Combinational Logic Circuits
Author_Institution :
Department of Electrical Engineering and the Computer Science Program, University of Southern California
fDate :
6/1/1976 12:00:00 AM
Abstract :
Logic circuits are usually tested by applying a sequence of input patterns S to the circuit under test and comparing the observed response sequence R bit by bit to the expected response Ro. The transition count (TC) of R, denoted c(R), is the number of times the signals forming R change value. In TC testing c(R) is recorded rather than R. A fault is detected if the observed TC c(R) differs from the correct TC c(Ro). This paper presents a formal analysis of TC testing. It is shown that the degree of detectability and distinguishability of faults obtainable by TC testing is less than that obtainable by conventional testing. t is argued that the TC tests should be constructed to maximize or minimize c(Ro). General methods are presented for constructing complete TC tests to detect both single and multiple stuck-line faults in combinational circuits. Optimal or near-optimal test sequences are derived for one-and two-level circuits. The use of TC testing for fault location is examined, and it is concluded that TC tests are relatively inefficient for this purpose.
Keywords :
Combinational logic circuits, fault detection, fault diagnosis, minimal test sets, test generation, transition count (TC) testing.; Circuit faults; Circuit testing; Combinational circuits; Computer science; Electrical fault detection; Fault detection; Fault diagnosis; Fault location; Logic circuits; Logic testing; Combinational logic circuits, fault detection, fault diagnosis, minimal test sets, test generation, transition count (TC) testing.;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/TC.1976.1674661