DocumentCode :
1133077
Title :
HDTV1080p H.264/AVC Encoder Chip Design and Performance Analysis
Author :
Liu, Zhenyu ; Song, Yang ; Shao, Ming ; Li, Shen ; Li, Lingfeng ; Ishiwata, Shunichi ; Nakagawa, Masaki ; Goto, Satoshi ; Ikenaga, Takeshi
Author_Institution :
Grad. Sch. of Inf., Waseda Univ., Kitakyushu
Volume :
44
Issue :
2
fYear :
2009
Firstpage :
594
Lastpage :
608
Abstract :
A H.264/AVC baseline-profile real-time encoder for HDTV-1080p at 30 fps is proposed in this paper. On the basis of the specifications and algorithm optimizations, the dedicated hardware engines and one 32-bit media embedded processor (MeP) equipped with hardware extensions are mapped into the three-stage macroblock pipelining system architecture. This paper describes the design considerations for chief components, including high throughput integer motion estimation, data reusing fractional motion estimation, and hardware friendly mode reduction for intra prediction. The 11.5 Gbps 64 Mb system-in-silicon DRAM is embedded to alleviate the external memory bandwidth. Using TSMC one-poly six-metal 0.18 mum CMOS technology, the prototype chip is implemented with 1140 k logic gates and 108.3 KB internal SRAM. The SoC core occupies 27.1 mm2 die area and consumes 1.41 W at 200 MHz execution speed in typical work conditions.
Keywords :
CMOS integrated circuits; DRAM chips; VLSI; codecs; high definition television; motion estimation; silicon-on-insulator; system-on-chip; video coding; CMOS technology; HDTV1080p H.264/AVC encoder chip design; baseline-profile real-time encoder; bit rate 11.5 Gbit/s; data reusing fractional motion estimation; external memory bandwidth; frequency 200 MHz; hardware friendly mode reduction; high throughput integer motion estimation; media embedded processor; performance analysis; power 1.41 W; size 0.18 mum; storage capacity 108.3 Kbit; system-in-silicon DRAM; three-stage macroblock pipelining system architecture; very large-scale integration architecture; Automatic voltage control; CMOS logic circuits; CMOS technology; Chip scale packaging; Engines; Hardware; Motion estimation; Performance analysis; Pipeline processing; Random access memory; H264/AVC; hardwired encoder; very large-scale integration (VLSI) architecture; video coding; video signal processing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.2010797
Filename :
4768914
Link To Document :
بازگشت