DocumentCode :
1133274
Title :
Substrate-triggered ESD protection circuit without extra process modification
Author :
Ker, MingDou ; Chen, TungYang
Author_Institution :
Nanoelectronics & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Volume :
38
Issue :
2
fYear :
2003
fDate :
2/1/2003 12:00:00 AM
Firstpage :
295
Lastpage :
302
Abstract :
A substrate-triggered technique is proposed to improve electrostatic discharge (ESD) protection efficiency of ESD protection circuits without extra salicide blocking and ESD-implantation process modifications in a salicided shallow-trench-isolation CMOS process. By using the layout technique, the whole ESD protection circuit can be merged into a compact device structure to enhance the substrate-triggered efficiency. This substrate-triggered design can increase ESD robustness and reduce the trigger voltage of the ESD protection device. This substrate-triggered ESD protection circuit with a field oxide device of channel width of 150 μm can sustain a human-body-model ESD level of 3250 V without any extra process modification. Comparing to the traditional ESD protection design of gate-grounded nMOS (ggnMOS) with silicide-blocking process modification in a 0.25-μm salicided CMOS process, the proposed substrate-triggered design without extra process modification can improve ESD robustness per unit silicon area from the original 1.2 V/μm2 of ggnMOS to 1.73 V/μm2.
Keywords :
CMOS integrated circuits; electrostatic discharge; integrated circuit layout; protection; substrates; 0.25 micron; 150 micron; 3250 V; CMOS process; ESD protection efficiency; ESD robustness; compact device structure; electrostatic discharge protection; human-body-model ESD level; layout technique; substrate-triggered ESD protection circuit; trigger voltage reduction; CMOS digital integrated circuits; CMOS integrated circuits; CMOS process; CMOS technology; Clamps; Electrostatic discharge; MOS devices; Protection; Robustness; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2002.807168
Filename :
1175510
Link To Document :
بازگشت