Title :
A High-Speed Threshold Gate Multiplier
Author_Institution :
Department of Statistics and Computer Science, University College
Abstract :
A design for a multiplier is proposed which utilizes the extended switching properties of threshold elements. High-speed adders capable of adding more than two summands are constructed using minimal numbers of threshold gates. These are used to sum the partial products generated in the multiplication of two numbers. Several levels of these adders may be combined to reduce the number of summands to two without incurring any carry propagation delay. When the final addition is then performed to yield the product, the carry ripple delay is a minimum. The entire network uses fewer logic elements than in the iterative array approach and gives a significantly faster processing time.
Keywords :
High-speed adder, parallel multiplication, partial product, propagation delay, threshold logic.; Computer science; Hardware; Large scale integration; Logic arrays; Logic design; Propagation delay; Statistics; High-speed adder, parallel multiplication, partial product, propagation delay, threshold logic.;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/TC.1977.1674790