Title :
Computing with phase locked loops: choosing gains and delays
Author :
Piqueira, José Roberto Castilho ; Orsatti, Fernando Moya ; Monteiro, Luiz Henrique Alves
Author_Institution :
Dept. de Engenharia de Telecomunicoes e Controle, Univ. de Sao Paulo, Brazil
fDate :
1/1/2003 12:00:00 AM
Abstract :
We simulate a four-node fully connected phase-locked loop (PLL) network with an architecture similar to the neural network proposed by Hoppensteadt and Izhikevich (1999, 2000), using second-order PLLs. The idea is to complement their work analyzing some engineering questions like:how the individual gain of the nodes affects the synchronous state of whole network; how the individual gain of the nodes affects the acquisition time of the whole network; how close the free-running frequencies of the nodes need to be in order to the network be able to acquire the synchronous state; how the delays between nodes affect the synchronous state frequency. The computational results show that the Hoppensteadt-Izhikevich network is robust to the variation of these parameters and their effects are described through graphics showing the dependence of the synchronous state frequency and acquisition time with gains, free-running frequencies, and delays.
Keywords :
delays; neural nets; phase locked loops; delays; four-node fully-connected PLL; free-running frequencies; gains; neural network; phase locked loops; robustness; synchronous state frequency; Biological neural networks; Brain modeling; Computer architecture; Computer networks; Delay effects; Frequency synchronization; Pattern recognition; Phase locked loops; Steady-state; Telecommunication control;
Journal_Title :
Neural Networks, IEEE Transactions on
DOI :
10.1109/TNN.2002.806633