DocumentCode :
1134542
Title :
New Continuous-Time Multibit Sigma–Delta Modulators With Low Sensitivity to Clock Jitter
Author :
Colodro, Francisco ; Torralba, Antonio
Author_Institution :
Dept. of Electron. Eng., Univ. of Sevilla, Sevilla
Volume :
56
Issue :
1
fYear :
2009
Firstpage :
74
Lastpage :
83
Abstract :
In this paper, new continuous-time sigma-delta modulators (SDMs) are proposed where the output of a multibit (MB) quantizer is digitally converted to a single-bit pulsewidth-modulated (PWM) signal at a higher rate. The PWM signal is then fed back to the input through a finite-impulse-response digital-to-analog converter (DAC). The proposed modulators are shown to be less sensitive to clock jitter than their equivalent MB SDM, while their amplifiers have similar speed and power requirements. Furthermore, the proposed modulators do not require dynamic-element-matching techniques in the feedback path because a mismatch of the unit elements in the MB DAC does not produce distortion nor increases the noise floor in the signal band.
Keywords :
continuous time systems; digital-analogue conversion; jitter; modulators; pulse width modulation; sigma-delta modulation; clock jitter; continuous-time multibit sigma-delta modulators; finite-impulse-response digital-to-analog converter; multibit quantizer; single-bit pulsewidth-modulated signal; Analog-to-Digital conversion; Analog-to-digital conversion; continuous time sigma-delta modulators; continuous-time (CT) sigma–delta modulators (SDMs); low-power SDMs; low-power sigma-delta modulators; multibit (MB) SDMs; oversampling data converters; pulse-width modulators; pulsewidth modulators;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.922178
Filename :
4490314
Link To Document :
بازگشت