DocumentCode :
1134550
Title :
Decision and clock recovery circuits for gigahertz optical fiber receivers in silicon NMOS
Author :
Enam, S.K. ; Abidi, A.A.
Author_Institution :
University of California, Los Angeles, CA, USA
Volume :
5
Issue :
3
fYear :
1987
fDate :
3/1/1987 12:00:00 AM
Firstpage :
367
Lastpage :
372
Abstract :
New design techniques for implementing a data and clock recovery circuit on a silicon NMOS monolithic IC employing 1-μm feature sizes, and operating at speeds greater than 2 Gbit/s are described. A clocked comparator can resolve a 60-mV peak-to-peak signal into logic levels at 2 Gbit/s. The circuit can tolerate a 100° phase margin between the incoming signal and the clock. An NRZ data rate of 4 Gbit/s may be resolved by two such multiplexed circuits following a preamplifier in the same technology. A VCO capable of operation at 2 GHz in a PLL, that does not require off-chip components, is also described. An observer loop concept is employed in the PLL to align the recovered clock signal with the incoming data.
Keywords :
Decision making; MOS integrated circuits; Optical fiber receivers; Synchronization; Clocks; Logic; MOS devices; Monolithic integrated circuits; Optical fibers; Optical receivers; Optical signal processing; Phase locked loops; Signal resolution; Silicon;
fLanguage :
English
Journal_Title :
Lightwave Technology, Journal of
Publisher :
ieee
ISSN :
0733-8724
Type :
jour
DOI :
10.1109/JLT.1987.1075510
Filename :
1075510
Link To Document :
بازگشت