• DocumentCode
    1134580
  • Title

    Efficient VLSI Architecture for Soft-Decision Decoding of Reed–Solomon Codes

  • Author

    Zhu, Jiangli ; Zhang, Xinmiao

  • Author_Institution
    Dept. of Electr. Eng. & Comput. Sci., Case Western Reserve Univ., Cleveland, OH
  • Volume
    55
  • Issue
    10
  • fYear
    2008
  • Firstpage
    3050
  • Lastpage
    3062
  • Abstract
    Reed-Solomon (RS) codes have very broad applications in digital communication and storage systems. The developed algebraic soft-decision decoding (ASD) algorithms of RS codes can achieve substantial coding gain with polynomial complexity. Among the ASD algorithms with practical multiplicity assignment schemes, the bit-level generalized minimum distance (BGMD) decoding algorithm can achieve similar or higher coding gain with lower complexity. ASD algorithms consist of two major steps: the interpolation and the factorization. In this paper, novel architectures for both steps are proposed for the BGMD decoder. The interpolation architecture is based on the newly proposed Lee-O´Sullivan (LO) algorithm. By exploiting the characteristics of the LO algorithm and the multiplicity assignment scheme in the BGMD decoder, the proposed interpolation architecture for a (255, 239) RS code can achieve 25% higher efficiency in terms of speed/area ratio than prior efforts. Root computation over finite fields and polynomial updating are the two main steps of the factorization. A low-latency and prediction-free scheme is introduced in this paper for the root computation in the BGMD decoder. In addition, novel coefficient storage schemes and parallel processing architectures are developed to reduce the latency of the polynomial updating. The proposed factorization architecture is 126% more efficient than the previous direct root computation factorization architecture.
  • Keywords
    Reed-Solomon codes; VLSI; algebraic codes; interpolation; Lee-O´Sullivan algorithm; Reed-Solomon codes; VLSI; algebraic soft-decision decoding; bit-level generalized minimum distance decoding; Algebraic soft-decision decoding; Factorization; Interpolation; Lee-O Sullivan algorithm; Lee-O´Sullivan algorithm; Reed–Solomon codes; Reed-Solomon codes; VLSI architecture; factorization; interpolation;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2008.923169
  • Filename
    4490318